0 卖盘信息
BOM询价
您现在的位置: 首页 > 技术方案 >工业控制 > ST EVALSP1340CPU嵌入600MHz MPU开发方案

ST EVALSP1340CPU嵌入600MHz MPU开发方案

来源: eccn
2019-05-28
类别:工业控制
eye 161
文章创建人 拍明

原标题:ST EVALSP1340CPU嵌入600MHz MPU开发方案

  ST公司的SPEAr1340是SPEAr®(结构处理器增强架构)系列微处理器的系统级芯片(SoC),CPU子系统采用高达600MHz的2x ARM Cortex A9核,每个核有32+32 KB L1高速缓存,共享的512KB L2高速缓存,高达166MHz的片上网络总线矩阵, 32KB引导ROM,32+4KB静态RAM,主要用于低成本平板电脑,薄型客户端,媒体手机和工业/打印机智能屏.本文介绍了SPEAr1340主要特性,架构框图以及EVALSP1340CPU评估板主要特性,框图,电路图,材料清单和PCB布局图.

  The SPEAr1340 device is a system-on-chip belonging to the SPEAr® (Structured Processor Enhanced Architecture) family of embedded microprocessors. The product is suitable for consumer and professional applications where an advanced human machine interface (HMI) combined with high performance are required, such as low-cost tablets, thin clients, media phones and industrial/printer smart panels.

  The device is hardware-compliant to the support of both real-time (RTOS) and high-level (HLOS) operating systems, such as Android, Linux and Windows Embedded Compact 7.

  The architecture of SPEAr1340 is based on several internal components, communicating through a multilayer interconnection matrix (BUSMATRIX). This switching structure enables different data flows to be carried out concurrently, improving the overall platform efficiency.

  In particular, high-performance master agents are directly interconnected with the DDR memory controller in order to reduce access latency. The overall memory bandwidth assigned to each master port can be programmed and optimized through an internal weighted round-robin (WRR) arbitration scheme.

  SPEAr1340主要特性:

  ■ CPU subsystem:

  – 2x ARM Cortex A9 cores, up to 600 MHz

  – 32+32 KB L1 caches per core, with parity check

  – Shared 512 KB L2 cache

  – Accelerator coherence port (ACP)

  ■ Network-on-chip bus matrix, up to 166 MHz

  ■ 32 KB Boot ROM, 32+4 KB Static RAMs

  ■ Memory interfaces:

  – DDR controller (DDR3-1066, DDR2-800), 16-/32-bit, up to 2 GB address space

  – Serial NOR Flash controller

  – Parallel NAND Flash/NOR Flash/SRAM controller

  ■ Connectivity:

  – 2 x USB 2.0 Host ports (integrated PHY)

  – 1 x USB 2.0 OTG port (integrated PHY)

  – 1 x Giga/Fast Ethernet port (external GMII/ RGMII/MII/RMII PHY)

  – 1 x PCIe 2.0 RC/EP port (integrated PHY)

  – 1 x 3Gb/s Serial ATA Host port (integrated PHY)

  – 1 x memory card interface: SDIO/MMC, CF/CF+, xD

  – 2 x UART ports, with IrDA option

  – 2 x I2C bus controllers, master/slave

  – 1 x synchronous serial port, SPI/Microwire/TI protocols, master/slave

  – 2 x consumer electronic control (HDMI CEC) ports

  – 10-bit ADC: 8 channels, 1 Msps, with autoscan

  – Programmable bidirectional GPIO signals with interrupt capability

  ■ HMI support:

  – LCD display controller, up to 1920 x 1200, 60 Hz, 24 bpp

  High-performance 2D/3D GPU, up to 1080p

  – Hardware video decoder: multistandard up to 1080p, JPEG

  – Hardware video encoder: H.264 up to 1080p, JPEG

  – Video input parallel port, with alternate configuration for 4 x camera interfaces – Digital audio ports: up to 7.1 multichannel surround, I2S (8 in, 8 out) and S/PDIF – 6 x 6 keyboard controller

  – Resistive touchscreen interface

  ■ Security:

  – Cryptographic co-processor: DES, 3DES, AES, HMAC, PKA, RNG

  ■ Miscellaneous functions:

  – Energy saving: power islands, clock gating, dynamic frequency scaling

  – 2 x DMA controllers (total 16 channels)

  – 11 x general purpose timers, 2 x watchdogs, 1 x real-time clock

  – 4 x PWM generators

  – Embedded sensor for junction temperature monitoring

  OTP (one-time programmable) bits

  – Debug and trace interfaces: JTAG/PTM

  图1.SPEAr1340架构框图

  EVALSP1340CPU评估板

  This evaluation board is intended to be used to:

  ● enable quick evaluate and debugging of software for the SPEAr1340 embedded MPU

  ● act as a learning tool for rapid familiarity with the features of the SPEAr1340

  ● provide a reference design to use as a starting point for the development of a final application board

  The EVALSP1340CPU board is equipped with interfaces to the high-speed peripherals embedded in SPEAr1340 device.

  图2.EVALSP1340CPU评估板外形图

  EVALSP1340CPU评估板主要特性:

  ● SPEAr1340 embedded MPU

  ● 4 DDR3 chips (32-bit) 1 GB

  ● Serial NOR Flash, 8 MB

  ● 8-bit NAND Flash, 2 Gb

  ● 16-bit NAND Flash expansion connector

  ● Audio stereo jack and microphone

  ● Two USB 2.0 high speed host ports

  ● One OTG 2.0 high speed port (Micro USB-AB)

  ● One 10/100/1000 Ethernet port

  ● One PCIe X1 Root Complex connector

  ● One SATA connector

  ● One SDIO connector

  ● One UART serial port (up to 115 Kbaud)

  ● LCD connectors (LVDS bus - TFT panel)

  ● Camera module

  ● MEMS (accelerometer & magnetometer)

  ● Debug port (CPU JTAG connector)

  Optional

  ● 10" LCD kit - order code EVALSP1340LCD

  ● CLCD Video HDMI transmitter plugboard - order code EVALSP1340HDM

  图3.EVALSP1340CPU评估板方框图

  EVALSP1340CPU评估板材料清单:




责任编辑:HanFeng

【免责声明】

1、本文内容、数据、图表等来源于网络引用或其他公开资料,版权归属原作者、原发表出处。若版权所有方对本文的引用持有异议,请联系拍明芯城(marketing@iczoom.com),本方将及时处理。

2、本文的引用仅供读者交流学习使用,不涉及商业目的。

3、本文内容仅代表作者观点,拍明芯城不对内容的准确性、可靠性或完整性提供明示或暗示的保证。读者阅读本文后做出的决定或行为,是基于自主意愿和独立判断做出的,请读者明确相关结果。

4、如需转载本方拥有版权的文章,请联系拍明芯城(marketing@iczoom.com)注明“转载原因”。未经允许私自转载拍明芯城将保留追究其法律责任的权利。

拍明芯城拥有对此声明的最终解释权。

相关资讯

方案推荐
基于MC33771主控芯片的新能源锂电池管理系统解决方案

基于MC33771主控芯片的新能源锂电池管理系统解决方案

AMIC110 32位Sitara ARM MCU开发方案

AMIC110 32位Sitara ARM MCU开发方案

基于AMIC110多协议可编程工业通信处理器的32位Sitara ARM MCU开发方案

基于AMIC110多协议可编程工业通信处理器的32位Sitara ARM MCU开发方案

基于展讯SC9820超低成本LTE芯片平台的儿童智能手表解决方案

基于展讯SC9820超低成本LTE芯片平台的儿童智能手表解决方案

基于TI公司的AM437x双照相机参考设计

基于TI公司的AM437x双照相机参考设计

基于MTK6580芯片的W2智能手表解决方案

基于MTK6580芯片的W2智能手表解决方案