0 卖盘信息
BOM询价
您现在的位置: 首页 > 技术方案 >计算机及配件 > Cirrus CS42L37低功耗音频CODEC方案

Cirrus CS42L37低功耗音频CODEC方案

来源: eccn
2019-11-28
类别:计算机及配件
eye 104
文章创建人 拍明

原标题:Cirrus CS42L37低功耗音频CODEC方案

  Cirrus公司的CS42L37是高度集成的低功耗音频和电话CODEC,主要用于手持应用如智能手机和超小型移动计算机. CS42L37具有灵活的时钟架构,时钟频率有6, 12, 24, 13, 26, 19.2, 或38.4 MHz,具有立体声ADC,支持双路模拟或数字MIC,双路MIC偏压发生器,4个DAC耦合到5个输出. 立体声ADC动态范围91dB,THD+N为-85dB,2:1立体声模拟输入复接器, 立体声DAC到线路输出动态翻番97dB,THD+N为-86dB,H类放大器.本文介绍了CS42L37主要特性,方框图, 典型连接框图以及CS42L37评估板主要特性, 评估系统方框图以及评估板详细电路图与智能音频CODEC应用框图.

  The CS42L73 is a highly integrated, low-power, audio and telephony CODEC for portable applications such as smartphones and ultra mobile personal computers.

  The CS42L73 features a flexible clocking architecture, allowing the device to utilize reference clock frequencies of 6, 12, 24, 13, 26, 19.2, or 38.4 MHz, or any standard audio master clock. Up to two reference/master clock sources may be connected; either one can be selected to drive the internal clocks and processing rate of the CS42L73.

  Thus, multiple master clock sources within a system can be dynamically activated and de-activated to minimize system-level power consumption.

  Three asynchronous bidirectional serial ports (Auxiliary, Audio, and Voice Serial Ports) support multiple clock domains of various digital audio sources or destinations. Three low-latency, fast-locking, integrated high-performance asynchronous sample rate converters synchronize and convert the audio samples to the internal processing rate of the CS42L73.

  A stereo line input or two mono (one stereo) microphone (MIC) inputs are routed to a stereo ADC. The MIC inputs may be selectively pre-amplified by +10 or +20 dB. Two independent, low-noise MIC bias voltage supplies are also provided. A programmable gain amplifier (PGA) is applied to the inputs before they reach the ADC.

  The stereo input path that follows the stereo ADC begins with a multiplexer to selectively choose data from a digital MIC interface. Following the multiplexer, the data is decimated, selectively DC high-pass filtered, channelswapped or mono-to-stereo routed (fanned-out), and volume adjusted or muted. The volume levels can be automatically adjusted via a programmable Automatic Level Control (ALC) and noise gate.

  A digital mixer is utilized to mix and route the CS42L73’s inputs (analog inputs to ADC, digital MIC, or serial ports) to outputs (DAC-fed amplifiers or serial ports). There is independent attenuation on each mixer input for each output.

  The processing along the output paths from the digital mixer to the two stereo DACs includes volume adjustment and mute control. A peak-detector can be used to automatically adjust the volume levels via a programmable limiter.

  The first stereo DAC feeds the stereo headphone and line output amplifiers, which are powered from a dedicated positive supply. An integrated charge pump provides a negative supply. This allows a ground-centered analog output with a wide signal swing, and eliminates external DC-blocking capacitors while reducing pops and clicks. Trilevel Class-H amplification is utilized to reduce power consumption under low-signal-level conditions. Analog volume controls are provided on the stereo headphone and line outputs.

  The second stereo DAC feeds several mono outputs. The left channel of the DAC sources a mono, differentialdrive, speakerphone amplifier for driving the handset speakerphone. The right channel sources a mono, differential- drive, earphone amplifier for driving the handset earphone. The right channel is also routed to a mono,differential-drive, speakerphone line output, which may be connected to an external amplifier to implement a stereo speakerphone configuration when it is used in conjunction with the integrated speakerphone amplifier.

  The CS42L73 implements robust power management to achieve ultra-low power consumption. High granularity in power-down controls allows individual functional blocks to be powered down when unused. The internal low dropout regulator (LDO) saves power by running the internal digital circuits at half the logic interface supply voltage (VL/2). In a system with an existing high-efficiency supply at VL/2, the internal LDO may be disabled and the digital circuits powered directly by the external VL/2 supply.

  A high-speed I²C control port interface capable of up to 400 kHz operation facilitates register programming.

  The CS42L73 is available in space-saving 64-ball WLCSP and 65-ball FBGA packages for the commercial (-40° to +85℃) grade.

  CS42L37主要特性:

  Product Overview

  Stereo ADC

  Dual Analog or Digital MIC Support

  Dual MIC Bias Generators

  Four DACs Coupled to Five Outputs

  Ground-Centered Stereo Headphone Amp.

  – Ground-Centered Stereo Line Output

  – Mono Ear Speaker Amplifier

  – Mono 1 W Speakerphone Amplifier

  – Mono Speakerphone Line Output for Stereo Speakerphone Expansion

  Three Serial Ports with Asynchronous Sample Rate Converters

  Digital Audio Mixing and Routing

  Ultra Low Power Consumption

  3.5 mW Quiescent Headphone Playback

  CS42L37应用:

  Smart Phones, UMPCs, and MIDs

  System Features

  Native (no PLL required) Support for 6/12/24 MHz, 13/26 MHz, and 19.2/38.4 MHz Master Clock Rates in Add. to Typ. Audio Clock Rates

  Integrated High-efficiency Power Management Reduces Power Consumption

  – Internal LDO Regulator to Reduce Internal Digital Operating Voltage to VL/2

  Step-down Charge Pump Provides Low Headphone/Line Out Supply Voltage

  – Inverting Charge Pump Accommodates Low System Voltage by Providing Negative Rail

  for HP and Line Amp

  Flexible Speakerphone Amplifier Powering

  – 3.00 V to 5.25 V Range

  – Independent Cycling

  Power Down Management

  – Individual Controls for ADCs, Dig. MIC Interface, MIC Bias Generators, Serial Ports, and Output Amplifiers & Associated DACs

  Programmable Thermal Overload Notification

  High-speed I²C™ Control Port (400 kHz)

  Stereo Analog to Digital Features

  91 dB Dynamic Range (A-wtd)

  -85 dB THD+N

  Independent ADC Channel Control

  2:1 Stereo Analog Input MUX

  Stereo Line Input

  – Shared Pseudo-differential Reference Input

  Dual Analog MIC Inputs

  – Pseudo-diff. or Single-ended

  – Two, Independent, Programmable, Lownoise, MIC Bias Outputs

  – MIC Short Detect to Support Headset Button

  Analog Programmable Gain Amplifier (PGA) (+12 to -6 dB in 0.5 dB steps)

  +10 dB or +20 dB Analog MIC Boost in Addition to PGA Gain Settings

  Programmable Automatic Level Control (ALC)

  – Noise Gate for Noise Suppression

  – Progr. Threshold & Attack/Release Rates

  Dual Digital Microphone Interface

  Programable Clock Rate

  – Integer Divide by 2 or 4 of Internal MCLK

  Stereo DAC to Headphone Amplifier

  94 dB Dynamic Range (A-wtd)

  -81 dB THD+N into 32 

  Integrated Step-down/Inverting Charge Pump

  Class H Amplifier - Automatic Supply Adj.

  – High Efficiency

  – Low EMI

  Pseudo-differential Ground-centered Outputs

  High HP Power Output at -70/-81 dB THD+N

  – 2 x 17/8.5 mW into 16/32 @ 1.8 V

  Pop and Click Suppression

  Analog Vol. Ctl. (+12 to -50 dB in 1 dB steps; to -76 dB in 2 dB steps) with Zero-cross Trans.

  Digital Vol. Ctl. (+12 to -102 dB in 0.5 dB steps) with Soft-ramp Transitions

  Programmable Peak-detect and Limiter

  Stereo DAC to Line Outputs

  97 dB Dynamic Range (A-wtd)

  -86 dB THD+N

  Class-H Amplifier

  Pseudo-differential Ground-centered Outputs

  1 VRMS Line Output @ 1.8 V

  Pop and Click Suppression

  Analog Vol. Ctl. (+12 to -50 dB in 1 dB steps; to -76 dB in 2 dB steps) with Zero-cross Trans.

  Digital Vol. Ctl. (+12 to -102 dB in 0.5 dB steps) with Soft-ramp Transitions

  Programmable Peak-detect and Limiter

  Mono DAC to Ear Speaker Amplifier

  High Power Output at -70 dB (0.032%) THD+N

  – 45 mW into 16@ 1.8 V

  Pop and Click Suppression

  Digital Vol. Ctl. (+12 to -102 dB in 0.5 dB steps) with Soft-ramp Transitions

  Programmable Peak-detect and Limiter

  Mono DAC to Speakerphone Amplifier

  High Output Power at ≤1% THD+N

  – 1.18/0.84/0.66 W into 8@ 5.0/4.2/3.7 V

  Direct Battery-powered Operation

  Pop and Click Suppression

  Digital Vol. Ctl. (+12 to -102 dB in 0.5 dB steps) with Soft-ramp Transitions

  Programmable Peak-detect and Limiter

  Mono DAC to Speakerph. Line Output

  84 dB Dynamic Range (A-wtd)

  -75 dB THD+N

  High Voltage (1.53 VRMS @ VA = 1.8 V, VP =3.7 V) Line Output to Ensure Maximum Output from a Wide Variety of External Amplifiers

  Pop and Click Suppression

  Digital Vol. Ctl. (+12 to -102 dB in 0.5 dB steps) with Soft-ramp Transitions

  Programmable Peak-detect and Limiter

  Serial Ports

  Three Independent Serial Ports: Auxiliary, Audio, and Voice

  8.00, 11.025, 12.00, 16.00, 22.05, 24.00, 32.00, 44.10, and 48.00 kHz Sample Rates

  All Ports Support Master or Slave Operation with I²S Interface

  Auxiliary and Voice Ports Support Slave Operation with PCM Interface

  Auxiliary and Audio Ports are Stereo-Input/Stereo-Output to/from Digital Mixer

  Voice Port is Mono-Input/Stereo-Output to/from Digital Mixer

  Integrated Asynch. Sample Rate Converters

  

  图1.CS42L37方框图

  

  图2.CS42L37典型连接框图

  CS42L37评估板

  The CDB42L73 board is a dedicated platform for testing and evaluating the CS42L73, an ultralow power mobile audio and telephony CODEC.

  To allow comprehensive testing of CS42L73 features and performance, extensive hardware and software configurable options are available on the CDB42L73.

  Hardware options, such as power-supply settings, are configured via jumpers on the stake headers. Software options, such as registry settings for the CS42L73, are configured with the FlexGUI software, which communicates with the CDB42L73 via USB from a Windows® compatible computer. In addition, digital I/O headers on the CDB42L73 allow external control signals (for example, an external DSP or microcontroller) to configure and interface with the CS42L73 and other devices directly without the use of FlexGUI.

  The CDB42L73 also serves as a good component and layout reference for the CS42L73.

  CS42L37评估板主要特性:

   Analog Inputs

  – Line-level In via 2x mono RCA jacks

  – Microphone In via 2x mono 1/8” jacks

   Analog outputs

  – Headphone out via 1x stereo 1/8” jack

  – Line-level out via 2x mono RCA jacks

  – Earphone out via terminal block

  – Speakerphone out via terminal blocks

   S/PDIF interface via RCA/optical jacks

  – Input: CS8416 digital audio receiver

  – Output: CS8406 digital audio transmitter

   External digital I/O via stake headers

  – Digital mic in

  – Serial audio port I/O

  – External I²C™ control port I/O

   Flexible power-supply configuration

  – USB, external power supply, or battery

   FlexGUI software control

  – Windows® compatible

  – Predefined and user-configurable scripts

  

  图3.CS42L37评估板外形图

  

  图4.CS42L37评估系统方框图

  

  图5.CS42L37评估板电路图:CS42L73

  

  图6.CS42L37评估板电路图:USB和MCU

  

  图7.CS42L37评估板电路图:S/PDIF接收器,发送器,时钟缓冲器

  

  图8.CS42L37评估板电路图:电源

  

  图9.CS42L37智能音频CODEC应用框图



责任编辑:David

【免责声明】

1、本文内容、数据、图表等来源于网络引用或其他公开资料,版权归属原作者、原发表出处。若版权所有方对本文的引用持有异议,请联系拍明芯城(marketing@iczoom.com),本方将及时处理。

2、本文的引用仅供读者交流学习使用,不涉及商业目的。

3、本文内容仅代表作者观点,拍明芯城不对内容的准确性、可靠性或完整性提供明示或暗示的保证。读者阅读本文后做出的决定或行为,是基于自主意愿和独立判断做出的,请读者明确相关结果。

4、如需转载本方拥有版权的文章,请联系拍明芯城(marketing@iczoom.com)注明“转载原因”。未经允许私自转载拍明芯城将保留追究其法律责任的权利。

拍明芯城拥有对此声明的最终解释权。

相关资讯

方案推荐
基于MC33771主控芯片的新能源锂电池管理系统解决方案

基于MC33771主控芯片的新能源锂电池管理系统解决方案

AMIC110 32位Sitara ARM MCU开发方案

AMIC110 32位Sitara ARM MCU开发方案

基于AMIC110多协议可编程工业通信处理器的32位Sitara ARM MCU开发方案

基于AMIC110多协议可编程工业通信处理器的32位Sitara ARM MCU开发方案

基于展讯SC9820超低成本LTE芯片平台的儿童智能手表解决方案

基于展讯SC9820超低成本LTE芯片平台的儿童智能手表解决方案

基于TI公司的AM437x双照相机参考设计

基于TI公司的AM437x双照相机参考设计

基于MTK6580芯片的W2智能手表解决方案

基于MTK6580芯片的W2智能手表解决方案